GR-CPCIS-XCKU

Status:

Available

AMD/Xilinx Kintex Ultrascale FPGA development board. Designed in 6U CPCI-S format.

Overview

The GR-CPCIS-XCKU is a 1 slot, 6U high board with a CompactPCI Serial Space backplane format, and can be used stand alone on the bench top, or installed in a CPCI-Serial rack.

The board implements an AMD/Xilinx Ultrascale FPGA, either XCKU060 or XCKU115 (see table below).

Architecture

arrow down icon

Key Tech Spec

arrow down icon

Target technology support

arrow down icon

Evaluation boards

arrow down icon

Ordering information

arrow down icon

Development Kit

arrow down icon

Licensing

arrow down icon

Software

arrow down icon

Tools

arrow down icon

Block diagram

arrow down icon

Supported Hardware

arrow down icon

Configuration

arrow down icon

Reference Design

arrow down icon

Other resources

arrow down icon

Detailed features

arrow down icon

The FPGA development board has the following features:

  • AMD/Xilinx Kintex Ultrascale.
  • FPGA interface to DDR3 SDRAM via two SODIMM connectors.
    • 64-bit data bus on first SODIMM. Up to 4GiB.
    • 32-bit data bus on second SODIMM. Up to 2GiB.
  • SPI flash for FPGA configuration (512 Mbit)
  • The FPGA has also access to two NVM:
    • 512 Mbit SPI
    • 64Mbit Parallel Flash memory (40 bit wide)
  • Power, Reset, Clock and Auxiliary circuits.
  • LPC 1.8V FMC Mezzanine expansion connector.
  • Scrubbing interface for the FPGA configuration memory.
  • A 2×10 connector to interface with a GR-ACC-6U_6UART breakout board providing access to 6 UARTS (or 16 GPIOs).

The backplane interfaces of the board are:

  • 8 x SpaceFibre for full-mesh interconnect using FPGA GTH banks
  • 8 x SpaceWire for dual-star interconnect
  • Dual-redundant CAN-bus
  • SGPIO and I2C connected to FPGA with jumper-configurable pull-ups
  • 12V supply from backplane that can be turned off by the external input PS_ON#
  • Other utility signals connected to the FPGA


The front-panel interfaces are:

  • 2xUSB ports for:
    • JTAG access to FPGA and FMC (separate chains)
  • 2x RJ45 to FPGA via magnetics and Gbit Ethernet transceivers.
    • RGMII interface to FPGA
  • 1x eSATA for SpaceFibre to FPGA via CML redriver.
  • 2x MDM9 for SpaceWire via LVDS transceivers/repeaters to FPGA.
  • Status LEDs, push-buttons and switches
  • 2xSMA or 2xSMB for PPS time distribution to FPGA.
  • 6U high, 1 slot wide module for mounting in the controller slot of a 6U rack with a CPCI-S Space Backplane.
  • The dimensions of the main PCB are 233.35x160mm (excluding the connector protrusions).

Downloads

File

Category

Revision

Date

Access

GR-CPCIS-XCKU Data Sheet and User's Manual

Data sheet and user's manual

1.5

2023-11-11

Free download

Password/
Contact us

GR-CPCIS-XCKU FPGA XDC file

Hardware design files

1

2023-11-05

Free download

Password/
Contact us

Frequently asked questions

No items found.